### Experiment 5 Arithmetic Processor

#### 1. Sequence assignment

| Op <sub>2</sub> Op <sub>1</sub> | Arithmetic<br>Function |
|---------------------------------|------------------------|
| 0 0                             |                        |
| 0 1                             |                        |
| 1 0                             |                        |
| 1 1                             |                        |

# Processor Design Construct the truth table for the input processor. (Use a<sub>i</sub>, b<sub>i</sub>, 0, 1)

| Op <sub>2</sub> Op <sub>1</sub> | X <sub>i</sub> | y <sub>i</sub> | $\mathbf{c}_0$ |
|---------------------------------|----------------|----------------|----------------|
| 00                              |                |                |                |
| 01                              |                |                |                |
| 10                              |                |                |                |
| 11                              |                |                |                |

### Experiment 5 Arithmetic Processor

#### 1. Sequence assignment

| Op <sub>2</sub> Op <sub>1</sub> | Arithmetic<br>Function |
|---------------------------------|------------------------|
| 0 0                             | 2B + 1                 |
| 0 1                             | A - B                  |
| 1 0                             | A + B                  |
| 1 1                             | A - 1                  |

# Processor Design Construct the truth table for the input processor. (Use a<sub>i</sub>, b<sub>i</sub>, 0, 1)

| Op <sub>2</sub> Op <sub>1</sub> | X <sub>i</sub> | y <sub>i</sub>                | $c_0$ |
|---------------------------------|----------------|-------------------------------|-------|
| 00                              | b <sub>i</sub> | b <sub>i</sub>                | 1     |
| 01                              | a <sub>i</sub> | b <sub>i</sub> ,              | 1     |
| 10                              | a <sub>i</sub> | a <sub>i</sub> b <sub>i</sub> |       |
| 11                              | a <sub>i</sub> | 1                             | 0     |

## Processor Design Construct the truth table for the input processor. (Use a<sub>i</sub>, b<sub>i</sub>, 0, 1)

| Op <sub>2</sub> Op <sub>1</sub> | X <sub>i</sub> | y <sub>i</sub> | $\mathbf{c}_0$ |
|---------------------------------|----------------|----------------|----------------|
| 00                              | b <sub>i</sub> | 1              |                |
| 01                              | a <sub>i</sub> | b <sub>i</sub> | 1              |
| 10                              | a <sub>i</sub> | b <sub>i</sub> | 0              |
| 11                              | a <sub>i</sub> | 1              | 0              |

Label the data inputs of the two 4-to-1 multiplexers given below for the realization of x<sub>i</sub>, y<sub>i</sub>.



Express the initial carry  $c_0$  as a function of  $Op_2$  and  $Op_1$ .

$$c_0 =$$

## Processor Design <u>Construct the truth table for the input processor. (Use a<sub>i</sub>, b<sub>i</sub>, 0, 1)</u>

| Op <sub>2</sub> Op <sub>1</sub> | x <sub>i</sub> y <sub>i</sub> |                | $c_0$ |
|---------------------------------|-------------------------------|----------------|-------|
| 00                              | b <sub>i</sub>                | b <sub>i</sub> | 1     |
| 01                              | a <sub>i</sub>                | b <sub>i</sub> | 1     |
| 10                              | a <sub>i</sub>                | b <sub>i</sub> | 0     |
| 11                              | a <sub>i</sub>                | 1              | 0     |

Label the data inputs of the two 4-to-1 multiplexers given below for the realization of  $x_i$ ,  $y_i$ .

Use the following signal names for input processor 1QD for ai, 2QD for bi, Op2, Op1, xi, yi, zi

Use the following signal names for control signals 1s1, 1s0, 2s1, 2s0, c0, C2, C1



Express the initial carry  $c_0$  as a function of  $Op_2$  and  $Op_1$ .

$$c_0 = Op_2$$

Construct the truth table for the control circuit.

| State          | START | (s <sub>1</sub> ) <sub>R1</sub> | $(s_0)_{R1}$ | $(s_1)_{R2}$ | $(s_0)_{R2}$ | $C_2$ | C <sub>1</sub> |
|----------------|-------|---------------------------------|--------------|--------------|--------------|-------|----------------|
| T <sub>o</sub> | 0     |                                 |              |              |              |       |                |
| T <sub>o</sub> | 1     |                                 |              |              |              |       |                |
| T <sub>1</sub> | d     |                                 |              |              |              |       |                |
| T <sub>2</sub> | d     |                                 |              |              |              |       |                |
| T <sub>3</sub> | d     |                                 |              |              |              |       |                |
| T <sub>4</sub> | d     |                                 |              |              |              |       |                |
| T <sub>5</sub> | d     |                                 |              |              |              |       |                |

$$(s_1)_{R1} = (s_0)_{R1} = (s_1)_{R2} = (s_0)_{R2} = C_2 = C_1 =$$



Note the difference in the data inputs of the two multiplexers.

Lab 5 schematic diagram





